[INSTRM-40] [ics_xcu_fpga] CCD readouts show one wrapped row and col Created: 17/Dec/16  Updated: 28/Jul/17  Resolved: 28/Jul/17

Status: Done
Project: Instrument control development
Component/s: None
Affects Version/s: None
Fix Version/s: None

Type: Task Priority: Major
Reporter: cloomis Assignee: cloomis
Resolution: Done Votes: 0
Labels: None
Remaining Estimate: Not Specified
Time Spent: Not Specified
Original Estimate: Not Specified

Issue Links:
Relates
relates to PIPE2D-140 Fixup shifted pixels in raw version 0... Done

 Description   

This issue was initially filed into JIRA by 'cloomis' at 08/Jan/16 6:39 PM as ICS-20.
This issue was assigned to 'unassigned', set as '2015-10 Detector Readout' sprint.

Current images from the FPGA come with the last row and last columns in the 0th row and column. To correct this, the fpga.geom.Exposure reader rolls the image. This should be fixed at a lower level.

I do not think that either src/fpga.c or fpga/pyFPGA.pyx are the cause of the problem, so suspect something in the FPGA.

Note that the column roll is for the entire image, and not for each amp.

This is not critical, as no information is lost. The current data files are not corrected, but either they should be and/or a header keyword should be added.



 Comments   
Comment by cloomis [ 20/Dec/16 ]

PIPE2D-140 fixes the problem in current data files. Once the FPGA/readout bug is fixed in ics_xcu_fpga, the W_VERSIONS_FPGA card should be updated to > 0x0070.

Comment by cloomis [ 28/Jul/17 ]

Merged at ae28fac

Generated at Sat Feb 10 16:20:53 JST 2024 using Jira 8.3.4#803005-sha1:1f96e09b3c60279a408a2ae47be3c745f571388b.